# InnoMux2-BL Family



Isolated Flyback Switcher IC with One Accurate CV and up to Four Accurate CC Outputs

## **Product Highlights**

## **Highly Integrated, Compact Footprint**

- Accurate constant voltage and constant current outputs using a single transformer, eliminating multiple post regulators
- Pairs with the IML204DG IC to implement up to 4 accurate CC channels
- Incorporates a multi-mode Quasi-Resonant Discontinuous Conduction Mode (DCM) and Continuous Conduction (CCM) flyback controller with high-voltage switch, secondary-side control and synchronous rectification driver
- Integrated FluxLink™ feedback link eliminates optocouplers
- Excellent transient response: <±5% CV with 0%-100% load step
- Constant Voltage (CV) output up to 24 V and up to 150 V for (CC) LED drive output

# EcoSmart™ - Energy Efficient

- Design readily meets TV and monitor energy efficiency regulations
- · Proprietary switching algorithm ensures high efficiency across load
- Low dissipation allows PCB cooling no heat sinks required

### **Advanced Protection / Safety Features**

- · Primary sensed output OVP
- Open SR-FET gate detection
- · Hysteretic thermal shutdown
- Input voltage monitor with accurate brown-in/brown-out and overvoltage protection
- Overload protection for each output
- LED short / open protection

## **Full Safety and Regulatory Compliance**

- Reinforced isolation
- Isolation voltage >4000 VAC
- 100% production HIPOT tested
- UL1577 and TUV (EN62368) safety testing in progress
- Enables designs that have "A" performance criteria for EN61000-4 suite of test standards, including EN61000-4-2, 4-3 (30 V/m), 4-4, 4-5, 4-6, 4-8 (100 A/m) and 4-9 (1000 A/m)

## **Green Package**

· Halogen free and RoHS compliant

## **Applications**

· Ideal for computer monitors and appliances with display panel

## **Description**

The InnoMux™2-BL IC provides accurate, isolated, offline CV and CC regulation using a single transformer, dramatically reducing power sub-system component count and board area. The single-stage, multiple output, architecture eliminates DC/DC post regulators, providing regulated outputs. InnoMux2-BL IC-based designs have low BOM count and small size. The family incorporates both primary and secondary-side controllers, with protection, sense elements and a safety-rated feedback mechanism (FluxLink) into a single IC. The InnoMux2-BL IC also includes a multi-mode LED backlight controller making it ideal for monitors, TVs and appliances with lighting or display requirements, and partners with the IML204DG IC to implement up to four CC strings for high-end displays.

The InnoMux2-BL IC contains enhanced features for maximizing conversion efficiency including quasi-resonant switching in DCM operation, accurate SR control and minimum-threshold-regulation for the LED driver.



Figure 2. InnoMux2-BL in InSOP-24D Package.

#### InnoMux2-BL

| Product               | 230 VAC ±15%1 | 85-265 VAC1 |
|-----------------------|---------------|-------------|
| IMX2065C <sup>2</sup> | 25 W          | 22 W        |
| IMX2066C <sup>2</sup> | 35 W          | 27 W        |

Table 1. InnoMux2-BL Controller Part Numbers.

- 1. Continuous power using nominal primary current limit in a typical open frame application at +50 °C ambient with adequate PCB thermal design to ensure junction temperature <125 °C.
- 2. InSOP-24D.



Figure 1. Typical Application Schematic.

# **Configuration Options**

| Part No. | BV<br>Rating | Continuous<br>Power <sup>1</sup> | Output<br>with<br>IML204DG | CV1 | Maximum<br>VLED | SR MOSFET<br>Driver | Dimming<br>Interface  | Package   |
|----------|--------------|----------------------------------|----------------------------|-----|-----------------|---------------------|-----------------------|-----------|
| IMX2065C | 650 V        | 22 W                             | 1 CV, 4 CC                 | 5 V | 60 V            | Yes                 | (1 pin) Analog or PWM | InSOP-24D |
| IMX2066C | 650 V        | 27 W                             | 1 CV, 4 CC                 | 5 V | 60 V            | Yes                 | (1 pin) Analog or PWM | InSOP-24D |

Table 2. Configuration Options.

# **Block Diagram**



Figure 3. InnoMux2-BL Primary Block Diagram.

<sup>1. 85 - 265</sup> VAC.



Figure 4. InnoMux2-BL Secondary Block Diagram LED Configuration.



Figure 5. InnoMux2-BL Secondary Block Diagram for H411 Trim Code.

## **Pin Functional Description**

# InnoMux2-BL InSOP-24D 1CV+4LED Single Dimming with SR Pin Configuration

#### **REFERENCED OUTPUT (REFOUT) Pin (Pin 1)**

Connection to IML204DG driver for the analog dimming reference. Should be connected to REF pin on the IML204DG IC.

#### **SECONDARY GROUND (GND) Pin (Pin 2)**

GND for the secondary IC.

## **LED ENABLE OUTPUT (ENOUT) Pin (Pin 3)**

Connection to IML204DG driver to enable / disable the LEDs. Should be connected to EN pin on the IML204DG IC.

## **VOLTAGE SENSE (VSENSE) Pin (Pin 4)**

Connection to IML204DG to observe the current source drain voltage. This signal is used by the InnoMux2-BL IC for regulation of the LED voltage to minimise power dissipation in the IML204DG IC. Should be connected to VSENSE pin on the IML204DG IC.

#### GATE DRIVE 1 (CDR1) Pin (Pin 5)

Gate driver for external selection MOSFET for  $V_{\text{CV1}}$  output.

#### SECONDARY BYPASS (BPS) Pin (Pin 6)

Connection for external bypass capacitor for the secondary IC supply.

## LED DIMMING 1 (DIM1) Pin (Pin 7)

LED dimming control input.

## **SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 8)**

Gate driver for external SR MOSFET.

## FORWARD (FWD) Pin (Pin 9)

The connection point to the switching node of the transformer output winding providing information on primary switch timing. Provides power for the secondary-side controller during start-up.

#### **OUTPUT VOLTAGE 1 (VCV1) Pin (Pin 10)**

Connected directly to the  $V_{\text{CVI}}$  output voltage, to provide current for the controller on the secondary-side and provide sensing for output voltage regulation and protection.

## LED OUTPUT VOLTAGE (VLED) Pin (Pin 11)

Connected directly to the LED output voltage, to provide current for the controller on the secondary side and provide sensing for LED voltage regulation and protection.

#### NC Pin (Pin 12)

Leave open. Should not be connected to any other pins.

#### UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 13)

A high-voltage pin connected to the AC or DC side of the input bridge for detecting undervoltage and overvoltage conditions at the power supply input. This pin should be tied to SOURCE pin to disable UV/OV protection.

## PRIMARY BYPASS (BPP) (Pin 14)

The connection point for an external bypass capacitor of the primary-side supply. This is also the ILIM selection pin for choosing standard  $I_{\text{LIM}}$  or  $I_{\text{LIM+1}}.$ 

#### NC Pin (Pin 15)

Leave open or connect to SOURCE pin or BPP pin.

#### SOURCE (S) Pin (Pin 16-19)

These pins are the power switch source connection. Also ground reference for primary BYPASS pin.

#### DRAIN (D) Pin (Pin 24)

Power switch drain connection.



Figure 6. InnoMux2-BL InSOP-24D 1CV+4LED Single Dimming with SR Pin Configuration.

## **Pin Functional Description for H411 Trim Code**

# InnoMux2-BL InSOP-24D 1CV+1LED Single Dimming with SR Pin Configuration

#### **CURRENT SENSE (ISENSE) Pin (Pin 1)**

Connection to external LED driver MOSFET source terminal for sensing LED current. An external current sense resistor should be connected between this and the GND pin.

#### **SECONDARY GROUND (GND) Pin (Pin 2)**

GND for the secondary IC.

#### **CURRENT SOURCE DRIVE (IDRIVE) Pin (Pin 3)**

Connection to external LED driver MOSFET gate terminal for controlling LED current.

#### **VOLTAGE SENSE (VSENSE) Pin (Pin 4)**

Connection to external LED driver MOSFET drain terminal for regulation of voltage to minimize MOSFET power dissipation.

## **GATE DRIVE 1 (CDR1) Pin (Pin 5)**

Gate driver for external selection MOSFET for  $V_{\text{CV1}}$  output.

## **SECONDARY BYPASS (BPS) Pin (Pin 6)**

Connection for external bypass capacitor for the secondary IC supply.

#### LED DIMMING 1 (DIM1) Pin (Pin 7)

LED dimming control input.

#### SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 8)

Gate driver for external SR MOSFET.

#### FORWARD (FWD) Pin (Pin 9)

The connection point to the switching node of the transformer output winding providing information on primary switch timing. Provides power for the secondary-side controller during start-up.

## **OUTPUT VOLTAGE 1 (VCV1) Pin (Pin 10)**

Connected directly to the  $V_{\text{cv1}}$  output voltage, to provide current for the controller on the secondary-side and provide sensing for output voltage regulation and protection.

## LED OUTPUT VOLTAGE (VLED) Pin (Pin 11)

Connected directly to the LED output voltage, to provide current for the controller on the secondary side and provide sensing for LED voltage regulation and protection.

#### NC Pin (Pin 12)

Leave open. Should not be connected to any other pins.

#### UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 13)

A high-voltage pin connected to the AC or DC side of the input bridge for detecting undervoltage and overvoltage conditions at the power supply input. This pin should be tied to SOURCE pin to disable UV/OV protection.

## PRIMARY BYPASS (BPP) (Pin 14)

The connection point for an external bypass capacitor of the primary-side supply. This is also the  $I_{\text{LIM}}$  selection pin for choosing standard  $I_{\text{\tiny ITM}}$  or  $I_{\text{\tiny ITM-1}}$ .

## NC Pin (Pin 15)

Leave open or connect to SOURCE pin or BPP pin.

## **SOURCE (S) Pin (Pin 16-19)**

These Pins are the power switch source connection. Also ground reference for primary BYPASS pin.

#### DRAIN (D) Pin (Pin 24)

Power switch drain connection.



Figure 7. InnoMux2-BL InSOP-24D 1CV+1LED Single Dimming with SR Pin Configuration.

## **InnoMux2-BL Functional Description**

The InnoMux2-BL IC combines a high-voltage power switch, along with both primary-side and secondary-side controllers in one device. The InnoMux2-BL architecture incorporates a novel inductive coupling feedback scheme using the package lead frame and bond wires to provide a safe, reliable, and low-cost means to accurately communicate power requests from the secondary controller to the primary controller.

The primary controller on InnoMux2-BL IC is a quasi-resonant (QR) flyback controller that has the ability to operate in continuous conduction mode (CCM). The controller uses a variable current control scheme. The primary consists of a jitter oscillator; a receiver circuit magnetically coupled to the secondary controller, a current limit controller, 5 V regulator on the PRIMARY BYPASS pin, audible noise reduction engine, bypass overvoltage detection circuit, a lossless input line sensing circuit, current limit selection circuitry, overvoltage protection, leading edge blanking, secondary output diode / SR MOSFET short protection circuit and a 650 V power switch.

The secondary controller consists of a transmitter circuit that is magnetically coupled to the primary receiver, multi-output controller for regulating up to three outputs independently, 5 V regulator on the SECONDARY BYPASS pin, synchronous rectifier (SR) MOSFET driver, high-side MOSFET drivers, shunts to prevent individual outputs from rising in abnormal loading conditions, single string LED driver, timing functions and a host of integrated protection features.

Figures 3 and 4 show the functional block diagrams of the primary and secondary controllers with the most important features.

## **Primary Controller**

InnoMux2-BL IC has variable frequency CCM / CrM / DCM controller plus ZVS operation in DCM for enhanced efficiency and extended output power capability.

## **PRIMARY BYPASS Pin Regulator**

The PRIMARY BYPASS pin has an internal regulator that charges the PRIMARY BYPASS pin capacitor to  $V_{\rm BPP}$  by drawing current from the DRAIN pin whenever the power switch is off. The PRIMARY BYPASS pin is the internal supply voltage node. When the power switch is on, the device operates from the energy stored in the PRIMARY BYPASS pin capacitor.

In addition, a shunt regulator clamps the PRIMARY BYPASS pin voltage to  $V_{\text{SHUNT}}$  when current is provided to the PRIMARY BYPASS pin through an external resistor. This allows the InnoMux2-BL IC to be powered externally through a bias winding, decreasing the no-load consumption and enhancing low-standby-power operation.

# Primary Bypass $\mathbf{I}_{\scriptscriptstyle \mathrm{LIM}}$ Programming

InnoMux2-BL ICs allow the user to adjust primary current limit (ILIM) settings through the selection of the PRIMARY BYPASS pin capacitor value. A ceramic capacitor can be used. There are 2 selectable capacitor sizes - 0.47  $\mu F$  and 4.7  $\mu F$  for setting standard and increased  $I_{\text{LIM}}$  settings respectively.

#### **Primary Bypass Undervoltage Threshold**

The PRIMARY BYPASS pin undervoltage circuitry disables the power switch when the PRIMARY BYPASS pin voltage drops below  ${\sim}4.5~\text{V}$  (=  $\text{V}_{\text{BPP}}-\text{V}_{\text{BPP(H)}}$ ) in steady-state operation. Once the PRIMARY BYPASS pin voltage falls below this threshold, it must rise to  $\text{V}_{\text{BPP(SHUNT)}}$  to re-enable turn-on of the power switch.

## **Primary Bypass Output Overvoltage Function**

The PRIMARY BYPASS pin has an OV protection feature with either a latching or an auto-reset response. A Zener diode in parallel with the resistor in series with the PRIMARY BYPASS pin capacitor is typically used to detect an overvoltage on the primary bias winding and activate the protection mechanism. In the event that the current into the PRIMARY BYPASS pin exceeds  $I_{\text{SD}'}$  the device will latch-off or disable the power switch for a time  $t_{\text{AR(OFF)'}}$  after which time the controller will restart and attempt to return to regulation.

Output OV protection is also included as an integrated feature on the secondary controller.

## **Over-Temperature Protection**

The thermal shutdown circuitry senses the primary switch die temperature. The threshold is set to  $T_{\rm SD}$  with either a hysteretic or latch-off response.

Hysteretic response: If the die temperature rises above the threshold, the power switch is disabled and remains disabled until the die temperature falls by  $T_{\text{SD(H)}}$  at which point switching is re-enabled. A large amount of hysteresis is provided to prevent over-heating of the PCB due to a continuous fault condition.

Latch-off response: If the die temperature rises above the threshold the power switch is disabled. The latching condition is reset by bringing the PRIMARY BYPASS pin below  $V_{\text{BPP(RESET)}}$  or by going below the UNDER/OVER INPUT VOLTAGE pin UV<sub>(IUV-)</sub> threshold.

Over-temperature protection is also included as an integrated feature on the secondary controller.

## **Current Limit Operation**

The primary-side controller has a current limit threshold ramp that is inversely proportional to the time from the end of the previous primary switching cycle (i.e. from the time the primary switch turns off at the end of a switching cycle) to the next switching request.

This characteristic produces a primary current limit that increases as the switching frequency (load) increases (Figure 6).

This algorithm enables the most efficient use of the primary switch with the benefit that this algorithm responds to digital feedback information immediately when a feedback switching cycle request is received.

At high load, switching cycles have a maximum current per cycle approaches 100%  $I_{\text{\tiny LM}}.$  This gradually reduces to 30% of the full current limit as load decreases. Once 30% current limit is reached, there is no further reduction in current limit (since this is low enough to prevent audible noise). The time between switching cycles will continue to increase as load reduces.



Figure 8. Normalized Primary Current vs. Switching Frequency.

#### **Jitter**

The normalized current limit is modulated between 100% and 95% at a modulation frequency of  $f_{\rm M}$ ; this results in a frequency jitter of ~7 kHz with average frequency of ~100 kHz.

### Auto-Restart

In the event a fault condition occurs (such as an output overload, output short-circuit, or external component/pin fault), the InnoMux2-BL IC enters auto-restart (AR) or latches off. The latching condition is reset by bringing the PRIMARY BYPASS pin below  $\sim\!\!3$  V or by going below the UNDER/OVER INPUT VOLTAGE pin UV (11)VA threshold.

In auto-restart, switching of the power MOSFET is disabled for  $t_{\text{AR(OFF)}}$ . There are 2 ways to enter auto-restart:

- 1. Continuous secondary requests received at a rate that is above the overload detection frequency  $(f_{\text{OVL}})$  for longer than 82 ms  $(t_{\text{AR}})$ .
- 2. No requests for switching cycles from the secondary for  $>t_{AR(SK)}$ .

The secondary controller can initiate an auto-restart by not sending switching request cycles to the primary controller. The primary controller will then restart.

It is also possible that communication is lost, in which case the primary will also try to restart. Although this should never be the case in normal operation, it can be useful when system ESD events(for example) cause a loss of communication due to noise disturbing the secondary controller. The issue is resolved when the primary restarts after an auto-restart off-time.

The auto-restart is reset as soon as an AC reset occurs.

#### **SOA Protection**

In the event that there are two consecutive cycles where the  $I_{\text{LIM}}$  is reached within  ${\sim}500$  ns (the blanking time + current limit delay time), the controller will skip 2.5 cycles or  ${\sim}25~\mu s$ . This provides sufficient time for the transformer to reset when operating with large capacitive loads without extending the start-up time.

#### **Input Line Voltage Monitoring**

The UNDER/OVER INPUT VOLTAGE pin is used for input undervoltage and overvoltage sensing and protection.

A sense resistor is tied between the high-voltage DC bulk capacitor after the bridge (or to the AC side of the bridge rectifier for fast AC reset) and the UNDER/OVER INPUT VOLTAGE pin to enable this functionality. This function can be disabled by shorting the UNDER/OVER INPUT VOLTAGE pin to primary GND.

At power-up, after the primary bypass capacitor is charged and the  $\rm I_{LIM}$  state is latched, and prior to switching, the state of the UNDER/OVER INPUT VOLTAGE pin is checked to confirm that it is above the brown-in and below the overvoltage shutdown thresholds.

In normal operation, if the UNDER/OVER INPUT VOLTAGE pin current falls below the brown-out threshold and remains below brown-out for longer than  $\mathbf{t}_{_{\mathrm{UV}}}$ , the controller enters auto-restart. Switching will only resume once the UNDER/OVER INPUT VOLTAGE pin current is above the brown-in threshold.

In the event that the UNDER/OVER INPUT VOLTAGE pin current is above the overvoltage threshold, the controller will also enter auto-restart. Again, switching will only resume once the UNDER/OVER INPUT VOLTAGE pin current has returned to within its normal operating range.

The input line UV/OV function makes use of an internal high-voltage MOSFET on the UNDER/OVER INPUT VOLTAGE pin to reduce power consumption. If the cycle off-time  $t_{\mbox{\scriptsize OFF}}$  is greater than 50  $\mu s$ , the internal high-voltage MOSFET will disconnect the external sense resistor from the internal sense circuits to eliminate current drawn through the sense resistor. The line sensing function will reactivate at the beginning of the next switching cycle.

## **Primary-Secondary Handshake**

At start-up, the primary-side initially switches without any feedback information (this is very similar to the operation of a standard TOPSwitch™, TinySwitch™, LinkSwitch™ and other InnoSwitch™ controllers).

If no feedback signals are received during the auto-restart time  $(t_{AR})$ , the primary goes into auto-restart mode. Under normal conditions, the secondary controller will power-up from the FORWARD pin or output voltage and take over control. From this point onwards the secondary controls switching.

If the primary controller stops switching or does not respond to cycle requests from the secondary during normal operation (when the secondary has control), the handshake protocol is initiated to ensure that the secondary is ready to assume control once the primary begins to switch again. An additional handshake is also triggered if the secondary detects that the primary is providing more cycles than were requested.

The most likely event that could require an additional handshake is when the primary stops switching as the result of a momentary line brown-out event. When the primary resumes operation, it will default to a start-up condition and attempt to detect handshake pulses from the secondary.

If secondary does not detect that the primary responds to switching requests, or if the secondary detects that the primary is switching without cycle requests, the secondary controller will initiate a second handshake sequence. This provides additional protection against cross conduction of the SR FET while the primary is switching. This protection mode also prevents an output overvoltage condition in the event that the primary is reset while the secondary is still in control.

#### **Wait and Listen**

When the primary resumes switching after initial power-up recovery from an input line voltage fault (UV or OV) or an auto-restart event, it will assume control and require a successful handshake to relinquish control to the secondary controller.

As an additional safety measure the primary will pause for an auto-restart on-time period,  $t_{_{AR}}$  (~82 ms), before switching. During this "wait" time, the primary will "listen" for secondary requests. If it sees two consecutive secondary requests, separated by ~30  $\mu s$ , the primary will infer secondary control and begin switching in slave mode. If no pulses occur during the  $t_{_{AR}}$  "wait" period, the primary will begin switching under primary control until handshake pulses are received.

## **Audible Noise Reduction Engine**

The InnoMux2-BL IC features an active audible noise reduction mode where by the controller (via a "frequency skipping" mode of operation) avoids the resonant band (where the mechanical structure of the power supply is most likely to resonate – increasing noise amplitude) between 7 kHz and 12 kHz – 142  $\mu s$  and 83  $\mu s$ . If a secondary controller switch request occurs within this time window from the last conduction cycle, the gate drive to the power switch is inhibited.

The secondary controller includes an audible-noise-reduction engine.

## **Frequency Soft-Start**

At start-up (before handshake) the primary controller is limited to a maximum switching frequency of  $f_{\text{SW}}$  and 75% of the maximum programmed current limit at the switch-request frequency of 100 kHz.

#### **Secondary Controller**

The IC is powered by the 5 V ( $V_{BPS}$ ) regulator which is supplied by either an output or FORWARD pin. The SECONDARY BYPASS pin is connected to an external decoupling capacitor and fed internally from the regulator block.

The FORWARD pin also connects to the detection block used for both handshaking and timing circuit to turn on and regulate the SR FET connected to the SYNCHRONOUS RECTIFIER DRIVE pin. The FORWARD pin voltage is used to determine when to turn off the SR FET in discontinuous mode operation.

In continuous conduction mode (CCM) the SR FET is turned off when a feedback pulse is sent to the primary to demand the next switching cycle, providing excellent synchronous operation, free of any overlap for the FET turn-off.

The FORWARD detector also measures the FORWARD pin voltage during the primary on time, this feeds into the SR zero voltage switching control function.

## **BPS Regulator**

The regulator limits the BPS pin to  $V_{\mbox{\tiny BPS}}.$  The source is automatically selected as follows:

- $V_{CV1}$  is used if VCV1 pin >  $V_{BPS\_VCV1'}$  otherwise
- V<sub>LED</sub> is used.

V<sub>LED</sub> can only be used as a source for BPS during start-up.

During start-up, the FORWARD pin is also used as a source for BPS. This is provided to support start-up into heavy load and is not intended for continuous operation. The FORWARD pin needs to be a minimum of  $\approx 8$  V when the primary is on in order for this to function correctly.

A 2.2  $\mu$ F or 4.7  $\mu$ F ceramic capacitor on the BPS pin is required. There are no stability requirements on the capacitor; the BPS regulator is unconditionally stable.

## **BPS Regulator – Direct Power**

When VCV1 is 5 V ( $V_{\text{CVSV\_BPS}}$ ) the BPS pin is automatically connected internally to the VCV1 pin, directly powering BPS instead of using the BPS linear regulator. This reduces power loss in the secondary controller and reduces standby power. This is automatically selected when VCV1 is  $V_{\text{CVSV\_BPS}}$ .

#### **High-Side MOSFET Drive**

The high-side selection MOSFETs are driven with a drive voltage that is 5 V above the given output using a capacitive drive approach. The capacitive drive approach benefits from easy level translation by use of a capacitor CDR Capacitor-Drive (CDR) . A regular refresh cycle to top up the charge on the CDR is needed when one of the switches has been on for a long time, as the charge on the CDR will otherwise slowly leak away. Refresh is also needed during start-up to allow the CDR to follow the output voltage when the output is being pulled up. The controller will perform refresh cycles when necessary by turning the selection MOSFET off and then back on.

The default refresh time is  $T_{\text{REFRESH'}}$ , which is doubled to  $2 \times T_{\text{REFRESH}}$  during start-up. The longer the refresh time the better, but the MOSFET needs to be turned back on before the end of the primary on time. Once the CV outputs are in regulation the refresh time is reduced to  $T_{\text{REFRESH'}}$ . Because the output is no longer changing, the refresh is only needed to top up CDR and by reducing the refresh time the risk of the primary on time finishing before the refresh is reduced.

A diode is required to be placed between the gate-source of each selection MOSFET to provide a path for charging the capacitor. A low forward voltage diode such as a Schottky diode should be used.

The optimal capacitor value for CDR depends on the gate charge of the selection MOSFET. The selection MOSFET on-level gate voltage is determined by  $V_{\mbox{\tiny BPS}}\times (C_{\mbox{\tiny DR}}/(C_{\mbox{\tiny G}}+C_{\mbox{\tiny DR}})$ , so it is essential that the gate charge (at 5 V gate voltage) is much smaller than the charge in the CDR capacitor. A typical value for the CDR capacitor is 100 nF. For higher CDR capacitor values, the refresh time might be insufficient and the capacitor will not be able to follow the output during start-up. It is therefore important to select low gate-charge devices for the selection MOSFETs to minimise the required CDR capacitor value as well as to minimise energy required to drive the MOSFETs.

#### **High-Side MOSFET Static Pull-Down**

To ensure that the selection MOSFET gates are held low when the secondary is not in control, the CDR1 pin has an internal pull down circuit "ON" feature to pull the pin low and reduce any voltage on the gate due to capacitive coupling.

#### **Synchronous Rectifier Driver**

The SR driver on InnoMux2-BL IC is not an "on/off" driver. The SR MOSFET's gate-source voltage is modulated to regulate the FORWARD pin voltage to roughly -40 mV while the discharge current is flowing in the SR MOSFET. The regulated approach allows for improved noise immunity, removing the possibility of the MOSFET being turned off too early causing increased power loss.



Figure 9. Synchronous Rectifier Driver Diagram.

A force-on signal provides a boost when turning on the SR MOSFET to charge the gate-source capacitance quickly. A force off signal is used to quickly discharge the gate-source capacitance when operating in CCM and also ensure the MOSFET is held off when the secondary is not conducting.

For optimum performance, an SR MOSFET with a gate-source capacitance of less than 10 nF is recommended.

#### **SR Disable Protection**

In each cycle the SR is only engaged if a new cycle is requested by the secondary controller and the negative edge is detected on the FORWARD pin.

#### **SR Static Pull-Down**

To ensure that the SR gate is held low when the secondary is not in control, the SYNCHRONOUS RECTIFIER DRIVE pin has internal pull down circuit "ON" device to pull the pin low and reduce any voltage on the SR gate due to capacitive coupling from the FORWARD pin.

#### **Short/Open SR Protection**

In order to protect against the SYNCHRONOUS RECTIFIER DRIVE pin system faults, (an SR pin short to ground or SR pin open), the secondary controller has a protection mode that ensures that the SYNCHRONOUS RECTIFIER DRIVE pin is connected to an external FET. If the external capacitance on the SYNCHRONOUS RECTIFIER DRIVE pin is less than 200 pF, the device will assume that the SYNCHRONOUS RECTIFIER DRIVE pin is "open". If the external capacitance on the SYNCHRONOUS RECTIFIER DRIVE pin is above 20 nF, the device will assume the SYNCHRONOUS RECTIFIER DRIVE pin is "short". In either of these two cases a fault is detected otherwise the controller will assume an SR FET is connected.

In the event an SYNCHRONOUS RECTIFIER DRIVE pin fault is detected the secondary controller will stop requesting pulses from the primary and initiate auto-restart.

## **Multi-Output Control**

The multi-output control regulates each output independently by requesting pulses from the primary based on the FB pin voltages of each output. The transformer energy is then directed to the output that needs the energy on a cycle-by-cycle basis. This is accomplished by turning on the selection MOSFET in series with the CV1 output. The transformer shall be designed such that the  $V_{\rm QR}$  increases between  $V_{\rm CV1}$  and between  $V_{\rm LED}$ . This guarantees that the current through the  $V_{\rm LED}$  diode is negligible when the selection MOSFET for  $V_{\rm CV1}$  is turned on, disabling the selection MOSFET will direct the energy delivery to the LED output.

## **Enhanced Audible Noise Reduction**

The InnoMux2-BL IC has enhanced features for audible noise reduction. Multi-output control can create sub-harmonic frequencies of the switching frequency in the flux of the transformer. These sub-harmonics can fall in the audible range. The InnoMux2-BL IC avoids such conditions by sharing fractions of discharge pulses between outputs.

This is achieved by allowing the first part of the discharge pulse to the  $V_{\rm LED}$  output and then turning on the selection MOSFET part way through the discharge and allowing the second part of the discharge to flow via the  $V_{\rm CVI}$  output. The point at which the MOSFET is turned on to switch over from the LED output to the CV1 output is dependent on the relative loading of the outputs.

This provides an added benefit of reducing the RMS currents in the secondary windings, reducing power loss. The operating frequency of each output is increased (while the power switch frequency remains the same) reducing the output ripple for a given filter capacitance.



Figure 10. Multi-Output Control Switching Pattern.



Figure 11. InnoMux2-BL Switching Pattern.

#### **Output Capacitance Requirement**

The InnoMux2-BL IC has a minimum output capacitance requirement for each output to ensure optimum operation. This is given by the following equation:

$$C_{\text{outses}} = \frac{L_{\text{PRI}} \times I_{\text{LIMIT}}^2}{4 \times \frac{V_{\text{OUT}}^2}{V_{\text{FB(REG)}}} \times V_{\text{SHTHR}}}$$

Where:

 $\rm L_{pRI}$  is the primary inductance  $\rm I_{LIMIT}$  is the primary peak current  $\rm V_{OUT}$  is the output voltage for the given output  $\rm V_{SHTHR}$  is 10 mV for CV outputs and 5 mV for VLED output  $\rm V_{FB(REG)}$  internal voltage comparator reference voltage

## **Minimum Off-Time**

The secondary controller initiates a cycle request using the FluxLink magneto-inductive connection to the primary. The maximum frequency of secondary cycle requests is limited by the minimum cycle off-time of  $t_{\rm OFF(MIN)}.$  This ensures that there is sufficient reset time after primary conduction to deliver energy to the load.

## **Maximum Switching Frequency**

The maximum switch-request frequency from the secondary controller is  $\mathbf{f}_{\text{SREO}}.$ 

#### **Maximum Secondary Inhibit Period**

Secondary requests to initiate primary switching are inhibited when necessary to maintain operation below maximum frequency and ensure minimum off-time. Secondary-cycle requests are also inhibited during the "ON" time cycle of the primary switch (time between the cycle request and detection of FORWARD pin falling edge). The maximum time-out in the event that a FORWARD pin falling edge is not detected after a cycle request is  $\sim\!\!30~\mu s$ .

#### **Output Voltage Protection**

If the output voltage is 12% higher than the regulation threshold for  $V_{\text{CV1}}$  or 16% higher than the regulation threshold for VLED a command is sent to the primary to either latch-off or begin an autorestart sequence. This integrated output OVP can be used in conjunction or independently to the primary sensed OVP.

#### Shunts

The LV shunt is designed to limit the voltage lift on the  $V_{\text{CVI}}$  output. Voltage lift on the  $V_{\text{CVI}}$  output will typically occur due to its lower  $V_{\text{OR}}$ . At turn-on of the  $V_{\text{CVI}}$  selection MOSFET after delivery of a pulse to one of the other outputs, a small amount of energy is delivered to the  $V_{\text{CVI}}$  output from the higher idle ring voltage. The LV shunt is turned on when the sensed voltage exceeds  $V_{\text{LVISHUNTI}}$ .

In practical applications it is unlikely that the  $V_{\text{CVI}}$  output will lift;  $V_{\text{CVI}}$  output lift typically only occurs when the  $V_{\text{CVI}}$  output is unloaded while the other outputs are running at high load. It is likely  $V_{\text{CVI}}$  is powering the secondary controller and this alone is sufficent to prevent lift.

The HV shunt is used to limit the voltage on the  $V_{\rm LED}$  rail to the maximum allowed voltage in case of peak-charging of the  $V_{\rm LED}$  output when the  $V_{\rm LED}$  output is not loaded. This peak charging is predominantly caused by leakage in the transformer; the  $V_{\rm LED}$  output typically has lowest leakage and thus will receive a small amount of energy from switching cycles that are destined for  $V_{\rm CVI}$ . The HV shunt is turned on when the sensed voltage exceeds  $V_{\rm HV(SHUNT)}$ .

#### **Overload / Short-Circuit Protection**

The  $V_{\text{CVI}}$  and  $V_{\text{LED}}$  outputs have a maximum power protection feature. The controller determines whether the output is more than 10% (CV outputs) or more than 1% ( $V_{\text{LED}}$  output) below the set point. If this condition persists for multiple switching cycles, then the output is assumed to be overloaded – either the output has a short-circuit, or the output power capability of the power supply has been exceeded and it cannot maintain regulation.

#### **Power Limit**

Short-circuit fault protection acts as system power limit but it would allow the full output power to be drawn from a single output. The power limit function therefore also includes an average frequency limit that has a configurable level.

The power limit threshold for each of the three outputs is set by controller configuration (default is disabled). Several setting levels for each output are available.

The power limit measures the average frequency of switching pulses to a specific output. If this frequency is above a preset threshold for a certain amount of time, then a fault is flagged and the controller will auto restart or latch-off.

| Power Limit Options |
|---------------------|
| 30 kHz              |
| 38 kHz              |
| 47 kHz              |
| 59 kHz              |
| 73 kHz              |
| 92 kHz              |
| 115 kHz             |

Table 3. Power Limit Options.

#### **Over-Temperature Latch-Off**

The thermal shutdown circuitry senses the secondary die temperature. The threshold is set to  $T_{\text{SD/SEO}}$ .

Primary control over-temperature is the main temperature protection feature and includes hysteresis. The secondary controller also has over temperature protection but once reached creates a latch-off condition as hysteresis is not available.

#### **DCM ZVS Mode Switching**

The InnoMux2-BL IC features Zero Voltage Switching (ZVS) in the primary switch while the converter is operating in discontinuous conduction mode (DCM). This is achieved using the synchronous rectifier (SR) MOSFET. This mode of operation is disabled in continuous conduction mode (CCM).

Before turning on the primary switch, the SR MOSFET is turned on at the valley of the idle ring on the FORWARD Pin. The SR MOSFET is kept on to charge the transformer's magnetizing inductance. The SR MOSFET is turned off and the voltage on the primary is allowed to ring down to near zero volts at which point the primary switch is turned on.

The SR MOSFET on-time for achieving ZVS is automatically calculated by the InnoMux2-BL controller. This corrects for design parameters, input voltage and output voltage. The calculation is based on the FORWARD Pin voltage during the primary on-time. To sample the FORWARD Pin voltage correctly the primary on-time needs to be at least 500 ns and FORWARD Pin voltage needs to be less than 100 V.

ZVS is not available when the LED is disabled when operating below 15 kHz, or when the FORWARD pin is out of range. In this case Quasi-Resonant switching is used.



Figure 12. DCM ZVS Mode Switching.

#### **DCM Only Mode**

With PFC input or for a high-line (only) input design, DCM is always preferred due to the lower SR voltage spike when the primary turns on. The InnoMux2-BL IC has an option to only allow DCM switching. To ensure power delivery in a corner case condition, a  $K_{\mbox{\tiny p}} > 1.2$  is recommended to enable this feature.

## **Four LED Strings Operation**

The InnoMux2-BL IC is paired with the IML204DG companion controller for driving a 4-string backlight. The InnoMux2-BL IC will minimize the voltage drop over the current sources in the IML204DG companion controller by regulating the output voltage driving the LED strings (V<sub>IED</sub>).

The interface between the InnoMux2-BL IC and IML204DG IC is described in the IML204DG data sheet.

### **Output Voltage Regulation for VLED Output**

To maximize efficiency the InnoMux2-BL IC keeps the voltage drop across the current source as low as possible. The output voltage for driving the LED string ( $V_{\text{LED}}$ ) is therefore regulated according to the minimum required voltage drop across the current source. The low voltage drop across the current source is maintained for any LED current by changing the  $V_{\text{LED}}$  output voltage set point.

The minimum voltage setting is configurable to accommodate a range of LED requirements and MOSFET characteristics.

To ensure stability of the LED voltage regulation a maximum  $\rm V_{\rm LED}$  output capacitance is recommended which depends on the maximum LED voltage and the maximum LED current.



Figure 13. Maximum LED Output Capacitance.

#### **LED Dimming**

The current through the LED strings can be varied to change the LED brightness.

The InnoMux2-BL IC supports multiple dimming modes. The dimming mode is also configurable.

Figure 14 provides an overview of the available dimming modes in the  $\mbox{InnoMux2-BL IC}.$ 

## **PWM Dimming**

In this mode, the LED current steps from zero to  $I_{\rm LED(MAX)}$  at a frequency given by the PWM input. The LED average current is controlled by the duty cycle of the PWM input.

PWM dimming is supported by applying a PWM signal with desired duty cycle to the DIM1 pin. The allowed PWM frequency range is given by  $PWM_{F(RANGE)}$ . Pulling the DIM1 pin low disables the LEDs.

Pulling DIM1 low is intended to disable the LEDs during a 'screen-off' mode. Disabling the LED regulator will reduce the InnoMux2-BL IC current consumption.

The LED driver is limited to a minimum on-time  $(t_{\text{LED(ON)MIN}})$  which limits the minimum duty cycle and a minimum off time  $t_{\text{LED(OFF)MIN}}$  which limits the maximum duty cycle before reaching 100%. 100% duty is achievable.

#### **Analog Dimming**

In this mode, the LED current is continuous and is proportional to the DIM1 pin voltage.  $V_{\text{ADIM}(\text{MAX})}$  on DIM1 pin corresponds to  $I_{\text{LED}(\text{MAX})'}$  reducing the DIM1 pin voltage reduces the LED current in a linear fashion. Pulling DIM1 pin below  $V_{\text{ADIM}(\text{DISABLE})}$  disables the LEDs and they remain disabled until DIM1 pin is above  $V_{\text{ADIM}(\text{ENABLE})}$ .

#### **Filtered PWM Dimming**

In this mode, the LED current is continuous (as in Analog Dimming). The LED current level is proportional to the DIM1 pin duty cycle. This avoids the need for generating an accurate analog voltage, instead a regular PWM signal can be used and the controller converts the duty cycle to an analog current level.

100% duty cycle on the DIM1 pin corresponds to  $\rm I_{\rm LED(MAX)'}$  reducing the DIM1 pin duty cycle reduces the LED current in a linear fashion from 100% down to 3%. The allowed PWM frequency range is FPWM  $_{\rm F(RANGE)}$ . Pulling DIM1 pin low disables the LEDs.

The combined LED dimming level from both inputs is not intended to go below 1% of  $I_{\text{I-FD(MAX)}}$  (i.e. 10% analog and 10% PWM).



Figure 14. InnoMux2-BL Dimming Modes.

## **Absolute Maximum Ratings**<sup>1,2</sup>

| DRAIN Pin Voltage               | 0.3 to 650 V   |
|---------------------------------|----------------|
| DRAIN Pin Peak Current: IMX2065 |                |
|                                 | 4.88 A         |
| V Pin Voltage                   | 0.3 V to 650 V |
| BPP/BPS Pin Voltage             | 0.3 V to 6 V   |
| BPP Pin Current                 |                |
| FWD Pin Voltage                 | 1.5 V to 250 V |
| SR Pin Voltage                  |                |
| VCV1 Pin Voltage                | 0.3 V to 30 V  |
| VLED Pin Voltage                | 0.3 V to 250 V |
| CDR1 Pin Voltage                |                |
| DIM1 Pin Voltage                | 0.3 V to 6 V   |
| ENOUT Pin Voltage               | 0.3 V to 6 V   |
| REFOUT Pin Voltage              |                |
| ISENSE Pin Voltage              | 0.3 V to 6 V   |
| IDRIVE Pin Voltage              | 0.3 V to 6 V   |
| VSENSE Pin Voltage              | 0.3 V to 250 V |

| Storage Temperature                         | -65 to 150 °C |
|---------------------------------------------|---------------|
| Operating Junction Temperature <sup>3</sup> | -40 to 150 °C |
| Lead Temperature <sup>4</sup>               | 260 °C        |

#### Notes:

- 1. All voltages referenced to SOURCE and Secondary GROUND,  $\rm T_{\rm A} = 25\ ^{\rm o}C.$
- Maximum ratings specified may be applied one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect product reliability.
- 3. Normally limited by internal circuitry.
- 4. 1/16" from case for 5 seconds.

## **Thermal Resistance**

Thermal Resistance: IMX2065C

| $(\theta_{JA})$ $(\theta_{JC})$ | . 58 °C/W², 54 °C/W³<br>7 °C/W² |
|---------------------------------|---------------------------------|
| IMX2066C                        |                                 |
| $(\theta_{JA})$                 | . 51 °C/W², 46 °C/W³<br>5 °C/W² |

## Notes:

- 1. The case temperature is measured on the top of the package.
- 2. Soldered to 0.36 sq. inch (232 mm<sup>2</sup>), 2 oz. (610 g/m<sup>2</sup>) copper clad.
- 3. Soldered to 1.0 sq. inch (645 mm²), 2 oz. (610 g/m²) copper clad.

| Parameter                                           | Symbol                  | Conditions  SOURCE = 0 V $T_{J} = -40  ^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ (Unless Otherwise Specified) |                                 | Min   | Тур   | Max                   | Units |
|-----------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------|-------|-------|-----------------------|-------|
| Control Functions                                   | ı                       | I                                                                                                               |                                 | 1     |       | 1                     |       |
| Start-Up Switching<br>Frequency                     | f <sub>sw</sub>         | T <sub>J</sub> = 25 °C                                                                                          |                                 | 23    | 25    | 27                    | kHz   |
| Jitter Modulation<br>Frequency                      | f <sub>M</sub>          | $T_{_{ m J}} = 25  ^{\circ}{ m C}$<br>$f_{_{ m SW}} = 100  { m kH}$                                             | Z                               | 0.8   | 1.25  | 1.70                  | kHz   |
| Maximum On-Time                                     | t <sub>on(MAX)</sub>    | T <sub>1</sub> = 25 °C                                                                                          |                                 | 12.4  | 14.6  | 16.9                  | μS    |
| Minimum Primary<br>Feedback Block-Out<br>Timer      | t <sub>BLOCK</sub>      |                                                                                                                 |                                 |       |       | t <sub>OFF(MIN)</sub> | μS    |
|                                                     | I <sub>S1</sub>         | $V_{BPP} = V_{BPP} + 0.$ (MOSFET not Switching                                                                  | 1 V<br>) T <sub>3</sub> = 25 °C | 145   | 200   | 300                   | μΑ    |
| BPP Supply Current                                  | _                       | $V_{BPP} = V_{BPP} + 0.1 V$                                                                                     | IMX2065                         |       | 0.65  | 1.03                  |       |
|                                                     | $I_{S2}$                | (MOSFET Switching at $f_{OSC}$ )<br>$T_{j} = 25 \text{ °C}$                                                     | IMX2066                         |       | 0.86  | 1.21                  | mA    |
|                                                     | I <sub>CH1</sub>        | $V_{BP} = 0 \text{ V, } T_{J} = 2$                                                                              | 5 °C                            | -1.75 | -1.35 | -0.88                 | _     |
| BPP Pin Charge Current                              | I <sub>CH2</sub>        | $V_{BP} = 4 \text{ V, } T_{J} = 2$                                                                              | 5 °C                            | -5.98 | -4.65 | -3.32                 | mA    |
| BPP Pin Voltage                                     | V <sub>BPP</sub>        | T <sub>3</sub> = 25 °C<br>V <sub>BP</sub> = 0 V                                                                 |                                 | 4.65  | 4.90  | 5.15                  | V     |
| BPP Pin Voltage<br>Hysteresis                       | V <sub>BPP(H)</sub>     | T <sub>3</sub> = 25 °C                                                                                          |                                 |       | 0.39  |                       | V     |
| BPP Shunt Voltage                                   | V <sub>SHUNT</sub>      | $I_{BPP} = 2 \text{ mA}$                                                                                        |                                 | 5.15  | 5.36  | 5.65                  | V     |
| BPP Power-Up Reset<br>Threshold voltage             | V <sub>BPP(RESET)</sub> | T <sub>3</sub> = 25 °C                                                                                          |                                 | 2.80  | 3.15  | 3.50                  | V     |
| UV/OV Pin Brown-In<br>Threshold                     | $I_{_{\mathrm{UV+}}}$   | T <sub>3</sub> = 25 °C                                                                                          |                                 | 23.6  | 25.8  | 28                    | μА    |
| UV/OV Pin Brown-Out<br>Threshold                    | $I_{_{UV^{-}}}$         | T <sub>3</sub> = 25 °C                                                                                          |                                 | 20.0  | 23    | 24.5                  | μА    |
| Brown-Out Delay Time                                | t <sub>uv-</sub>        | T <sub>1</sub> = 25 °C                                                                                          |                                 |       | 35    |                       | ms    |
| UV/OV Pin Line<br>Overvoltage Threshold             | $I_{\text{OV+}}$        | T <sub>3</sub> = 25 °C                                                                                          |                                 | 106   | 115   | 118                   | μΑ    |
| UV/OV Pin Line<br>Overvoltage Hysteresis            | I <sub>OVH</sub>        | T <sub>3</sub> = 25 °C                                                                                          |                                 |       | 7     |                       | μΑ    |
| UV/OV Pin Line<br>Overvoltage Recovery<br>Threshold | I <sub>ov-</sub>        | T <sub>3</sub> = 25 °C                                                                                          |                                 | 100   |       |                       | μА    |
| Line Fault Protection                               |                         |                                                                                                                 |                                 |       |       |                       |       |
| UV/OV Pin Overvoltage<br>Deglitch Filter            | t <sub>ov+</sub>        | T <sub>3</sub> = 25 °C                                                                                          |                                 |       | 3     |                       | μS    |

| Parameter                                            | Symbol                 | Conditions  SOURCE = 0 V $T_3 = -40$ °C to 125 °C  (Unless Otherwise Specified)                         |                                   | Min  | Тур  | Max  | Units        |
|------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|------|--------------|
| <b>Circuit Protection</b>                            |                        |                                                                                                         |                                   |      |      |      |              |
| Standard Current Limit                               | Т                      | di/dt = 238 mA/ $\mu$ s<br>T $_{_{\mathrm{J}}}$ = 25 °C                                                 | IMX2065                           | 0.88 | 0.95 | 1.02 | ٨            |
| (BPP) Capacitor =<br>0.47 μF                         | I <sub>LIMIT</sub>     | di/dt = 313 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C                                                       | IMX2066                           | 1.16 | 1.25 | 1.34 | Α            |
| Increased Current Limit                              | T                      | di/dt = 288 mA/ $\mu$ s<br>T $_{_{\rm J}}$ = 25 °C                                                      | IMX2065                           | 1.05 | 1.15 | 1.25 |              |
| (BPP) Capacitor =<br>4.7 μF                          | I <sub>LIMIT+1</sub>   | di/dt = 363 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C                                                       | IMX2066                           | 1.32 | 1.45 | 1.58 | Α            |
| Overload Frequency                                   | f <sub>ovL</sub>       | $T_{j} = 2$                                                                                             | 25 °C                             | 102  | 110  | 118  | kHz          |
| BYPASS Pin Latching<br>Shutdown Threshold<br>Current | $I_{SD}$               | T <sub>3</sub> = 25 °C                                                                                  |                                   | 6    | 7.5  | 11.3 | mA           |
| Auto-Restart On-Time                                 | t <sub>AR</sub>        | T <sub>3</sub> = 25 °C                                                                                  |                                   | 75   | 82   | 89   | ms           |
| Auto-Restart Trigger<br>Skip Time                    | t <sub>AR(SK)</sub>    | T <sub>J</sub> = 25 °C<br>See Note A                                                                    |                                   |      | 1.3  |      | sec          |
| Auto-Restart Off-Time                                | t <sub>AR(OFF)</sub>   | T <sub>1</sub> = 25 °C                                                                                  |                                   | 1.7  | 2    | 2.11 | sec          |
| Short Auto-Restart<br>Off-Time                       | t <sub>AR(OFF)SH</sub> | T <sub>1</sub> = 2<br>See N                                                                             | 25 °C<br>lote B                   | 0.17 | 0.2  | 0.23 | sec          |
| Output                                               |                        |                                                                                                         |                                   |      |      |      |              |
|                                                      |                        | IMX2065                                                                                                 | T <sub>1</sub> = 25 °C            |      | 1.95 | 2.24 |              |
| On-State Resistance                                  | D                      | $I_{D} = I_{LIMIT+1}$                                                                                   | $T_{\rm j} = 100~{\rm ^{\circ}C}$ |      | 3.02 | 3.47 | 0            |
| OII-State Resistance                                 | R <sub>DS(ON)</sub>    | IMX2066                                                                                                 | T <sub>J</sub> = 25 °C            |      | 1.30 | 1.50 | Ω            |
|                                                      |                        | $I_{D} = I_{LIMIT+1}$                                                                                   | T <sub>J</sub> = 100 °C           |      | 2.02 | 2.32 |              |
| Off-State Drain                                      | $I_{	extsf{DSS1}}$     | $V_{BPP} = V_{BPP} + 0.1 \text{ V}$ $V_{DS} = 80\% \text{ Peak Drain Voltage}$ $T_{J} = 125 \text{ °C}$ |                                   |      |      | 200  |              |
| Leakage Current                                      | I <sub>DSS2</sub>      | $V_{BPP} = V_{BPP} + 0.1 \text{ V}$<br>$V_{DS} = 325 \text{ V}$<br>$T_{J} = 25 \text{ °C}$              |                                   |      | 15   |      | - μ <b>Α</b> |
| Drain Supply Voltage                                 |                        |                                                                                                         |                                   | 50   |      |      | V            |
| Thermal Shutdown                                     | T <sub>SD</sub>        | See N                                                                                                   | lote A                            | 135  | 142  | 150  | °C           |
| Thermal Shutdown<br>Hysteresis                       | T <sub>SD(H)</sub>     |                                                                                                         |                                   |      | 70   |      | °C           |



| Parameter                                     | Symbol                   | Conditions  SOURCE = 0 V $T_3 = -40$ °C to 125 °C  (Unless Otherwise Specified) | Min   | Тур                          | Max   | Units |
|-----------------------------------------------|--------------------------|---------------------------------------------------------------------------------|-------|------------------------------|-------|-------|
| Secondary                                     |                          |                                                                                 | 1     |                              |       | 1     |
| Maximum Secondary<br>Frequency                | f <sub>SREQ</sub>        | T <sub>1</sub> = 25 °C                                                          | 118   | 130                          | 145   | kHz   |
| BPS Pin Current at<br>No-Load                 | I <sub>SNL</sub>         | T <sub>J</sub> = 25 °C                                                          |       | 3.2                          |       | mA    |
| BPS Pin Voltage                               | V <sub>BPS</sub>         |                                                                                 | 4.9   | 5.0                          | 5.15  | V     |
| BPS Pin Undervoltage<br>Threshold             | V <sub>BPS(UVLO)</sub>   |                                                                                 |       | 3.0                          | 3.3   | V     |
| BPS Pin Undervoltage<br>Hysteresis            | V <sub>BPS(HYS)</sub>    | T <sub>3</sub> = 25 °C                                                          |       | 1.0                          |       | V     |
| Start-Up Ramp Time                            | t <sub>SS(RAMP)</sub>    |                                                                                 |       | 76                           |       | ms    |
| Minimum Off-Time                              | t <sub>OFF(MIN)</sub>    |                                                                                 |       | 3.2                          |       | μς    |
| BPS Direct Power V <sub>cv1</sub> Range       | V <sub>CV5V(BPS)</sub>   |                                                                                 | 4.65  | 5.0                          | 5.45  | V     |
| BPS Source Threshold V <sub>cv1</sub>         | V <sub>BPS(VCV1)</sub>   |                                                                                 | 7.4   | 7.9                          | 9.3   | V     |
| Minimum Voltage V <sub>LED</sub>              | V <sub>STAYALIVE</sub>   |                                                                                 | 6.55  | 8.0                          | 9     | V     |
| Threshold Shutdown                            | T <sub>SD(SEC)</sub>     | See Note B                                                                      |       | 140                          |       | °C    |
| Recommended Output V                          | oltage Range             |                                                                                 |       |                              |       |       |
| V <sub>cv1</sub> Recommended<br>Voltage Range | V <sub>CV1</sub>         |                                                                                 | 5     |                              | 25    | V     |
| V <sub>LED</sub> Recommended<br>Voltage Range | V <sub>LED</sub>         |                                                                                 | 9     |                              | 150   | V     |
| Feedback                                      | ·                        |                                                                                 | 1     |                              |       | '     |
| FEEDBACK Pin<br>Regulation Voltage            | V <sub>FB(REG)</sub>     | T <sub>3</sub> = 25 °C                                                          | 1.208 | 1.220                        | 1.234 | V     |
| Overvoltage Threshold V <sub>cv1</sub>        | V <sub>FB(OVP)</sub>     | T <sub>3</sub> = 25 °C                                                          |       | 112% of V <sub>FB(REG)</sub> |       | V     |
| Overvoltage Threshold V <sub>LED</sub>        | V <sub>FB(OVP)VLED</sub> | T <sub>3</sub> = 25 °C                                                          |       | 116% of V <sub>FB(REG)</sub> |       | V     |
| LV Shunt Threshold                            | V <sub>LV(SHUNT)</sub>   | T <sub>3</sub> = 25 °C                                                          |       | 104% of V <sub>FB(REG)</sub> |       | V     |

| Parameter                                              | Symbol                     | Conditions  SOURCE = 0 V $T_{J} = -40  ^{\circ}\text{C} \text{ to } 125  ^{\circ}\text{C}$ (Unless Otherwise Specified) | Min | Тур                          | Max    | Units |
|--------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|--------|-------|
| Feedback (cont.)                                       |                            |                                                                                                                         |     |                              |        |       |
| Maximum LV Shunt<br>Current                            | I <sub>LV(SHUNT)</sub>     |                                                                                                                         | 20  | 30                           |        | mA    |
| HV Shunt Threshold                                     | V <sub>HV(SHUNT)</sub>     | V <sub>LED</sub>                                                                                                        |     | 108% of V <sub>FB(REG)</sub> |        |       |
|                                                        |                            | V <sub>LED</sub> < 50 V                                                                                                 |     | 8                            |        | mA    |
| Maximum HV Shunt                                       | _                          | V <sub>LED</sub> < 100 V                                                                                                |     | 4.1                          |        | mA    |
| Current                                                | I <sub>HV(SHUNT)</sub>     | V <sub>LED</sub> < 150 V                                                                                                |     | 3.3                          |        | mA    |
|                                                        |                            | V <sub>LED</sub> > 150 V                                                                                                |     | 2.1                          |        | mA    |
| Led Control                                            |                            |                                                                                                                         |     |                              |        |       |
| Frequency Range<br>PWM Dimming                         | PWM <sub>F(RANGE)</sub>    |                                                                                                                         | 90  |                              | 30,000 | Hz    |
| Frequency Range<br>Filtered PWM Dimming                | FPWM <sub>F(RANGE)</sub>   |                                                                                                                         | 90  |                              | 30,000 | HZ    |
| Minimum On-Time<br>PWM Dimming                         | t <sub>LED(ON)MIN</sub>    |                                                                                                                         |     | 5                            |        | μS    |
| Minimum Off-Time<br>PWM Dimming                        | t <sub>led(OFF)MIN</sub>   | Limits the maximum duty cycle before reach 100%                                                                         |     | 1                            |        | μS    |
| DIM1 Pin Digital Input                                 | V <sub>IL</sub>            |                                                                                                                         |     |                              | 0.8    | ٧     |
| Thresholds                                             | V <sub>IH</sub>            |                                                                                                                         | 2.0 |                              |        | V     |
| DIM1 Pin Maximum<br>Analog Dimming Voltage             | V <sub>ADIM(MAX)</sub>     |                                                                                                                         |     | 3.0                          |        | V     |
| DIM1 Pin Analog<br>Dimming Enable<br>Threshold         | V <sub>ADIM(ENABLE)</sub>  |                                                                                                                         |     | 100                          | 120    | mV    |
| DIM1 Pin Analog<br>Dimming Disable<br>Threshold        | V <sub>ADIM(DISABLE)</sub> |                                                                                                                         | 40  | 50                           |        | mV    |
| VSENSE Pin Short to<br>VLED Pin Detection<br>Threshold | V <sub>SENSE(FAULT)</sub>  | T <sub>J</sub> = 25 °C                                                                                                  |     | 97% of V <sub>LED</sub>      |        | V     |
| TCFNCF Dia Valtana                                     | V                          | DIM1 Pin = $V_{ADIM(MAX)}$ (ADIM)<br>DIM1 Pin = 100% Duty (FPWM)<br>$T_1 = 25$ °C                                       |     | 100                          | 102    |       |
| ISENSE Pin Voltage                                     | V <sub>SENSE</sub>         | DIM1 Pin = 10% of $V_{ADIM(MAX)}$ (ADIM)<br>DIM1 Pin = 10% Duty (FPWM)<br>$T_1 = 25$ °C                                 | 8   | 10                           | 12     | mV    |
| IDRIVE Pin<br>Saturation Detection                     | V <sub>IDRIVE(SAT)</sub>   | T <sub>3</sub> = 25 °C                                                                                                  |     | 85% of<br>BPS                |        | V     |



| Parameter                          | Symbol                       | Conditions  SOURCE = 0 V $T_{J} = -40  ^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ (Unless Otherwise Specified)                                                   |                                                                                             | Min  | Тур | Max | Units |
|------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|-------|
| Selection MOSFET                   |                              |                                                                                                                                                                   |                                                                                             |      |     |     |       |
| CDR1 Pin<br>Drive Voltage          | $V_{\scriptscriptstyle CDR}$ |                                                                                                                                                                   |                                                                                             |      | BPS |     | V     |
| CDR1 Pin<br>Pull-Up Resistance     |                              | T <sub>3</sub> = 2                                                                                                                                                | 25 °C                                                                                       | 4.75 | 5.4 | 5.8 | Ω     |
| CDR1 Pin<br>Pull-Down Resistance   |                              | T <sub>3</sub> = 2                                                                                                                                                | 25 °C                                                                                       | 4.75 | 5.4 | 6.5 | Ω     |
| Refresh Pulse Width                | T <sub>REFRESH</sub>         | Note: Doubled                                                                                                                                                     | Note: Doubled during start-up                                                               |      | 500 |     | ns    |
| Synchronous Rectifier <sup>1</sup> |                              |                                                                                                                                                                   |                                                                                             |      |     |     |       |
| SR Pin Drive Voltage               | $V_{_{\mathrm{SR}}}$         |                                                                                                                                                                   |                                                                                             |      | BPS |     | V     |
| SR FWD Pin<br>Regulation Target    | $V_{\text{FWD(REG)}}$        |                                                                                                                                                                   |                                                                                             |      | -40 | -85 | mV    |
| SR Pin Pull-Up Speed               | I <sub>SR(PU)</sub>          | $T_{_{\mathrm{J}}} = 25  ^{\circ}\mathrm{C}$ $C_{_{\mathrm{LOAD}}} = 2  \mathrm{nF}$ $V_{_{\mathrm{FWD}(\mathrm{REG})}} - V_{_{\mathrm{FWD}}} = +40  \mathrm{mV}$ |                                                                                             |      | 10  |     | V/μs  |
| SR Pin Pull-Down Speed             | I <sub>SR(PD)</sub>          | C <sub>LOAD</sub> =                                                                                                                                               | $T_{J} = 25 \text{ °C}$ $C_{LOAD} = 2 \text{ nF}$ $V_{FWD(REG)} - V_{FWD} = -30 \text{ mV}$ |      | -10 |     | V/μs  |
| Rise Time                          | t <sub>R</sub>               | $T_{_{\mathrm{J}}} = 25  ^{\circ}\mathrm{C}$ $C_{_{\mathrm{LOAD}}} = 2\mathrm{nF}$                                                                                | 10-90%                                                                                      |      | 50  |     | ns    |
| Fall Time                          | t <sub>F</sub>               | $T_{_{\mathrm{J}}} = 25  ^{\circ}\mathrm{C}$ $C_{_{\mathrm{LOAD}}} = 2\mathrm{nF}$                                                                                | 10-90%                                                                                      |      | 25  |     | ns    |
| Output Pull-Up<br>Resistance       | R <sub>PU</sub>              | $T_J = 25$ °C<br>$V_{BPS} = 5.0$ V<br>$I_{SR} = 5$ mA                                                                                                             |                                                                                             | 6    | 7.9 | 9   | Ω     |
| Output Pull-Down<br>Resistance     | R <sub>PD</sub>              | $T_{J} = 2$ $V_{BPS} = $ $I_{SR} = $                                                                                                                              | 25 °C<br>5.0 V<br>5 mA                                                                      | 6    | 7.8 | 9   | Ω     |

## NOTES:

- A. This parameter is derived from characterization.
- B. This parameter is guaranteed by design.
- C. To ensure correct current limit it is recommended that nominal 0.47  $\mu$ F / 4.7  $\mu$ F capacitors are used. In addition, the BPP capacitor value tolerance should be equal or better than indicated below across the ambient temperature range of the target application. The minimum and maximum capacitor values are guaranteed by characterization.

| Nominal BPP Pin Capacitor Value | BPP Capacitor Minimum | Value Tolerance Maximum |
|---------------------------------|-----------------------|-------------------------|
| 0.47 μF                         | -60%                  | +100%                   |
| 4.7 μF                          | -50%                  | N/A                     |

Recommended to use at least 10 V / 0805 / X7R SMD MLCC.



POD-inSOP-24D\_C\_052920

# **PACKAGE MARKING**

# InSOP-24D



- A. Power Integrations Registered Trademark
- B. Assembly Date Code (last two digits of year followed by 2-digit work week)
- C. Product Identification (Part #/Package Type)
- D. Lot Identification Code
- E. Test Sublot and Feature Code

PI-8727r-110923

# **Feature Code Option**

| Part Number | Feature Code | Feature              |
|-------------|--------------|----------------------|
| IMX2065C    | H411         | 1 CV and 1 CC Output |
| IMX2066C    | H411         | 1 CV and 1 CC output |

# **MSL Table**

| Part Number | MSL Rating |
|-------------|------------|
| IMX2065C    | 3          |
| IMX2066C    | 3          |

# **ESD and Latch-Up Table**

| Test                    | Conditions                  | Results                                              |
|-------------------------|-----------------------------|------------------------------------------------------|
| Latch-up at 125 °C      | JESD78D                     | $> \pm 100$ mA or $> 1.5 \times V_{MAX}$ on all pins |
| Human Body Model ESD    | ANSI/ESDA/JEDEC JS-001-2014 | > ±2000 V on all pins                                |
| Charge Device Model ESD | ANSI/ESDA/JEDEC JS-002-2014 | > ±500 V on all pins                                 |

# **Part Ordering Information**





| Revision | Notes               | Date  |
|----------|---------------------|-------|
| В        | Production release. | 03/24 |

#### For the latest updates, visit our website: www.power.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE. AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

#### **Patent Information**

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at https://www.power.com/company/intellectual-property-licensing/.

#### Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

- 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperFFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, PowiGaN, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2023, Power Integrations, Inc.

#### **Power Integrations Worldwide Sales Support Locations**

#### **World Headquarters**

5245 Hellyer Avenue San Jose, CA 95138, USA Main: +1-408-414-9200 Customer Service:

Worldwide: +1-65-635-64480 Americas: +1-408-414-9621 e-mail: usasales@power.com

# China (Shanghai)

Rm 2410, Charity Plaza, No. 88 North Caoxi Road Shanghai, PRC 200030 Phone: +86-21-6354-6323 e-mail: chinasales@power.com

## China (Shenzhen)

17/F, Hivac Building, No. 2, Keji Nan Vasanthanagar 8th Road, Nanshan District, Bangalore-5600 Shenzhen, China, 518057 Phone: +86-755-8672-8689 e-mail: indiasal e-mail: chinasales@power.com

#### Germany

(AC-DC/LED/Motor Control Sales) Einsteinring 37 85609 Dornach/Aschheim Germany

Tel: +49-89-5527-39100 e-mail: eurosales@power.com

**Germany** (Gate Driver Sales) HellwegForum 3

59469 Ense Germany Tel: +49-2938-64-39990

e-mail: igbt-driver.sales@power.com

#### Indi

#1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 e-mail: indiasales@power.com

# Italy

Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Italy Phone: +39-024-550-8701 e-mail: eurosales@power.com

#### Japan

Yusen Shin-Yokohama 1-chome Bldg. 1-7-9, Shin-Yokohama, Kohoku-ku Yokohama-shi,

Kanagawa 222-0033 Japan Phone: +81-45-471-1021 e-mail: japansales@power.com

## Korea

RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 e-mail: koreasales@power.com

#### Singapore

51 Newton Road #19-01/05 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160

e-mail: singaporesales@power.com

#### Taiwan

5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 11493, Taiwan R.O.C.

Phone: +886-2-2659-4570 e-mail: taiwansales@power.com

#### UK

Building 5, Suite 21 The Westbrook Centre Milton Road Cambridge CB4 1YG

Phone: +44 (0) 7823-557484 e-mail: eurosales@power.com